宇航计测技术

• 论文 • 上一篇    下一篇

时频系统数字锁相技术研究

王鹏宇1;杨志刚1;郑丽丽1   

  1. 1、中国电子科技集团公司第二十七研究所,河南郑州 450047
  • 出版日期:2019-10-25 发布日期:2019-10-25
  • 作者简介:王鹏宇(1976.01-),男,高级工程师,博士,主要研究方向:卫星通信、飞行器测控等技术。

Study on Digital Phase-Locked Loop in the Time and Frequency System

WANG Peng-yu1;YANG Zhi-gang1;ZHENG Li-li1   

  1. 1、The 27th Research Institute of China Electronics Technology Group Corporation,Zhengzhou 450047,China
  • Online:2019-10-25 Published:2019-10-25

摘要: 为了利用外部1PPS信号或10MHz频率信号驯服铷钟或晶振,本文推导建立了数字二阶/三阶锁相环频标模块的仿真模型,对模型中的锁相环、鉴相器量化、DA位数、定点运算、环路更新频率对相位噪声性能的影响等关键问题进行了分析,给出了参数设置依据及仿真结果,完成了频标模块的硬件设计,验证了模型的正确性。

关键词: 数字锁相环, 秒脉冲(1PPS), 频率准确度, 频率稳定度

Abstract: The construction of the external 1PPS/10MHz disciplined Rubidium/Crystal Oscillator by digital 2/3 order phase-locked loop is described in this paper.The Simulation model of frequency standard component is presented,and some key problems about PLL and digital quantitative are analyzed.The parameters set method and simulation result are showed.The hardware design is completed and the testing result verify the correctness of the simulation model.

Key words: Digital Phase-Locked Loop(DPLL), 1 Pulse Per Second(1PPS), Frequency accuracy, Frequency stability